Altera Stratix GX Transceiver Manuel d'utilisateur Page 275

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 318
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 274
Altera Corporation 9–49
January 2005 Stratix GX Transceiver User Guide
Reset Control & Power Down
Design Example 2
This design example shows a receive-only configuration with
rx_cruclk as the receive CRU input reference clock and rx_clkout as
the receive parallel interface clock.
This design example has the following constraints:
If your design requirements are different from the examples, use the
flow charts and waveforms for each configuration as design
guidelines.
The design example requires a reset controller that generates a
sync_reset (synchronous reset) for the entire system.
The design example has an async_reset (a power down in GXB
terms) and digital resets for transmit and receive. All user input
digital resets must be at least four cycles long.
This design example does not cover all the digital reset scenarios in
a system that resets the digital logic of the GXB.
In this example, whenever the rx_freqlocked signal toggles the
rxdigitalreset, the receiver’s digital circuit is reset. However,
you can make changes to the design to avoid this if, for example, you
want to debug your design without the core being reset.
If you plan to use REFCLKB pins in your design, see Appendix C,
REFCLKB Pin Constraints for information about the effects of analog
resets (pll_arest, rx_analogreset).
/*
Copyright (c) Altera Corporation, 2004.
This file may contain proprietary and confidential information of
Altera Corporation
Contacting Altera
=================
we have made every effort to ensure that this design example works
correctly. If you have a question that is not answered by the
information, please contact Altera Support.
****************************************************************
Reset Sequence for the ALTGXB. The configuration of GXB for which
the following
reset sequence is valid is:
Transmit and Receive : Receive Only
Datapath : Single Width(8/10 bits) or Double Width(16/20
bits)
receive parallel clock: rx_clkout
Functional Mode :'Any'
RX PLL CRU : rx_cruclk
***************************************************************/
Vue de la page 274
1 2 ... 270 271 272 273 274 275 276 277 278 279 280 ... 317 318

Commentaires sur ces manuels

Pas de commentaire