
Mentor VIP AE AXI3/4 User Guide, V10.2b
462
VHDL AXI3 and AXI4 Slave BFMs
execute_write_addr_ready()
September 2013
execute_write_addr_ready()
This AXI4 procedure executes a write address ready by placing the ready argument value onto
the AWREADY signal. It will block for one ACLK period.
AXI3 BFM
The execute_write_addr_ready() task is not available in the AXI3 BFM. Use the
get_write_addr_phase() task along with the transaction record address_ready_delay
field.
AXI4 Example
-- Set the AWREADY signal to 1 and block for 1 ACLK cycle
execute_write_addr_ready(1, 1, index, AXI4_PATH_5, axi4_tr_if_5(index));
Prototype
procedure execute_write_addr_ready
(
ready : in integer;
bfm_id : in integer;
path_id : in axi4_path_t; --optional
signal tr_if : inout axi4_vhd_if_struct_t
);
Arguments
transaction_id Transaction identifier. Refer to “Overloaded Procedure
Common Arguments” on page 203 for more details.
index (Optional) Data phase (beat) number.
bfm_id BFM identifier. Refer to “Overloaded Procedure Common
Arguments” on page 203 for more details.
path_id (Optional) Parallel process path identifier:
AXI4_PATH_0
AXI4_PATH_1
AXI4_PATH_2
AXI4_PATH_3
AXI4_PATH_4
Refer to “Overloaded Procedure Common Arguments” on
page 203 for more details.
tr_if Transaction signal interface. Refer to “Overloaded Procedure
Common Arguments” on page 203 for more details.
Returns
None
Commentaires sur ces manuels