Altera Mentor Verification IP Altera Edition AMBA AXI3/4T Manuel d'utilisateur Page 304

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 783
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 303
Mentor VIP AE AXI3/4 User Guide, V10.2b
286
VHDL AXI3 and AXI4 Master BFMs
set_address_valid_delay()
September 2013
set_address_valid_delay()
This nonblocking procedure sets the address_valid_delay field for a transaction that is uniquely
identified by the transaction_id field previously created by either the
create_write_transaction() or create_read_transaction() procedure.
AXI3 Example
-- Create a write transaction with start address of 0.
-- Creation returns tr_id to identify the transaction.
create_write_transaction(0, tr_id, bfm_index, axi_tr_if_0(bfm_index));
-- Set the address channel *VALID delay to 3 clock cycles
-- for the tr_id transaction.
set_address_valid_delay(3, tr_id, bfm_index, axi_tr_if_0(bfm_index));
Prototype
-- * = axi| axi4
-- ** = AXI | AXI4
set_address_valid_delay
(
address_valid_delay: in integer;
transaction_id : in integer;
bfm_id : in integer;
path_id : in *_path_t; --optional
signal tr_if : inout *_vhd_if_struct_t
);
Arguments address_valid_delay
Address channel ARVALID/AWVALID delay measured in ACLK
cycles for this transaction. Default: 0.
transaction_id Transaction identifier. Refer to Overloaded Procedure
Common Arguments” on page 203 for more details.
bfm_id BFM identifier. Refer to “Overloaded Procedure Common
Arguments” on page 203 for more details.
path_id (Optional) Parallel process path identifier:
**_PATH_0
**_PATH_1
**_PATH_2
**_PATH_3
**_PATH_4
Refer to “Overloaded Procedure Common Arguments” on
page 203 for more details.
tr_if Transaction signal interface. Refer to “Overloaded Procedure
Common Arguments” on page 203 for more details.
Returns
None
Vue de la page 303
1 2 ... 299 300 301 302 303 304 305 306 307 308 309 ... 782 783

Commentaires sur ces manuels

Pas de commentaire