Many
Manuals
search
Catégories
Marques
Accueil
Altera
Instruments de mesure
CPRI IP Core
Manuel d'utilisateur
Altera CPRI IP Core Manuel d'utilisateur Page 220
Télécharger
Partager
Partage
Ajouter à mon manuel
Imprimer
Page
/
220
Table des matières
MARQUE LIVRES
Noté
.
/ 5. Basé sur
avis des utilisateurs
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
Info–8
Additional Informat
ionAdditional Inf
ormation
Typographic Conventions
CPRI MegaCore Functio
n
December 2013
Altera Corporation
User Guide
1
2
...
215
216
217
218
219
220
User Guide
1
CPRI MegaCore Function
1
Contents
3
Chapter 5. Testing Features
4
ContentsContents v
5
General Description
8
CPRI IP Core Features
10
Device Family Support
11
MegaCore Verification
12
Release Information
14
Installation and Licensing
15
OpenCore Plus Evaluation
16
2. Getting Started
17
Specifying Parameters
18
Simulation Files
19
Simulating the Design
20
Supporting the Transceivers
21
Specifying Constraints
21
3. Parameter Settings
25
Operation Mode Parameter
26
Line Rate Parameter
26
Enable Autorate Negotiation
27
Rx Elastic Buffer Depth
27
Include MAC Block
28
Include HDLC Block
29
Mapping Mode
29
Application Layer Parameters
30
Words” on page 4–42
32
4. Functional Description
33
Architecture Overview
34
CPRI IP Core Clocks
35
Clocking Structure
36
Notes to Table 4–2:
42
Reset Requirements
43
MegaCore
44
Function
44
MAP Interface Mapping Modes
45
Basic AxC Mapping Mode
46
MAP Interface
47
Note to Table 4–5:
49
Note to Table 4–6:
49
Advanced AxC Mapping Modes
50
MAP Receiver Interface
50
Notes to Table 4–7:
51
MAP Receiver in FIFO Mode
52
MAP Transmitter Interface
56
Notes to Table 4–10:
57
MAP Transmitter in FIFO Mode
58
Auxiliary Interface
62
AUX Receiver Module
63
Avalon-ST 32-bit interface
64
AUX Transmitter Module
66
Note to Figure 4–19:
67
MII Transmitter
70
MII Receiver
71
CPU Interface
73
Control Word Order
78
Transmitting Ethernet Traffic
80
Receiving Ethernet Traffic
81
Accessing the HDLC Channel
82
Note to Table 4–15:
83
Features
84
Physical Layer Architecture
84
Receiver
85
High-Speed Transceiver
86
Rx Elastic Buffer
86
Descrambling
87
Frame Synchronization
87
Alarm Indications
88
Reset Control Word
89
Transmitter
90
Scrambling
91
Tx Elastic Buffer
91
External Loopback
93
CPRI IP Core
93
Internal Reverse Loopback
94
Physical Layer Loopback Mode
94
(1) (2) (3)
96
MAP Receiver Signals
99
6–2 Chapter 6: Signals
100
MAP Interface Signals
100
MAP Transmitter Signals
101
6–4 Chapter 6: Signals
102
Auxiliary Interface Signals
103
AUX Receiver Signals
104
AUX Transmitter Signals
105
6–8 Chapter 6: Signals
106
Extended Rx Status Signals
107
CPRI MII Receiver Signals
108
CPRI MII Transmitter Signals
108
CPU Interface Signals
109
CPRI Data Signals
110
Layer 1 Error Signal
111
Autorate Negotiation Signals
111
6–14 Chapter 6: Signals
112
Physical Layer Signals
112
Transceiver Signals
113
6–16 Chapter 6: Signals
114
Note to Table 6–14:
115
6–18 Chapter 6: Signals
116
7. Software Interface
117
Note to Table 7–5:
119
CPRI_HW_RESET
123
register, refer to “Reset
123
Requirements” on page 4–11
123
Note to Table 7–13:
124
Note to Table 7–16:
125
Note to Table 7–17:
126
Note to Table 7–20:
126
Notes to Table 7–21:
127
Notes to Table 7–28:
130
Notes to Table 7–29:
130
Note to Table 7–32:
133
Note to Table 7–33:
133
Note to Table 7–34:
133
Note to Table 7–35:
134
Note to Table 7–36:
134
Notes to Table 7–37:
135
Notes to Table 7–38:
135
Notes to Table 7–39:
136
Notes to Table 7–40:
136
Note to Table 7–45:
137
Ethernet Registers
138
HDLC Registers
143
Note to Figure 8–1:
150
Test Sequence
151
Running the Testbench
153
A. Initialization Sequence
155
Negotiation
157
Notes for Figure B–1:
158
Running Autorate Negotiation
159
Notes to Table C–3:
167
D. Advanced AxC Mapping Modes
173
Fifteen-Bit Width Mode
175
Sixteen-Bit Width Mode
176
Note to Figure D–2:
177
Delay Requirements
179
RE SlaveREC Master
180
Rx Path Delay
181
Most CPRI IP Core Variations
181
Single-Hop Delay Measurement
182
Notes to Table E–1:
183
Notes to Table E–2:
184
Notes to Table E–3:
186
Arria V GT 9.8 Gbps
188
Notes to Table E–4:
189
Tx Path Delay
190
Note to Table E–6:
192
T_txv_TX
194
in Figure E–1 on page E–2
194
Round-Trip Delay
196
Round-Trip Cable Delay
196
Families
202
Round-Trip Delay Calculation
205
Multi-Hop Delay Measurement
206
Additional Information
213
Document Revision History
214
How to Contact Altera
218
Typographic Conventions
218
Commentaires sur ces manuels
Pas de commentaire
Publish
Produits connexes et manuels pour Instruments de mesure Altera CPRI IP Core
Instruments de mesure Altera Cyclone V E FPGA Manuel d'utilisateur
(38 pages)
Instruments de mesure Altera Cyclone V GT FPGA Manuel d'utilisateur
(50 pages)
Instruments de mesure Altera Cyclone V GX FPGA Manuel d'utilisateur
(38 pages)
Instruments de mesure Altera Cyclone V SoC Manuel d'utilisateur
(44 pages)
Instruments de mesure Altera DDR SDRAM Controller Manuel d'utilisateur
(106 pages)
Instruments de mesure Altera DDR Timing Wizard Manuel d'utilisateur
(92 pages)
Instruments de mesure Altera Designing With Low-Level Primitives Manuel d'utilisateur
(56 pages)
Instruments de mesure Altera Device-Specific Power Delivery Network Manuel d'utilisateur
(32 pages)
Instruments de mesure Altera Double Data Rate I/O Manuel d'utilisateur
(22 pages)
Instruments de mesure Altera DQ (ALTDQ) Manuel d'utilisateur
(31 pages)
Instruments de mesure Altera DSP Development Kit, Cyclone II Edition Getting St Manuel d'utilisateur
(32 pages)
Instruments de mesure Altera DSP Development Kit, Stratix & Stratix Profess Manuel d'utilisateur
(26 pages)
Instruments de mesure Altera Dynamic Calibrated On-Chip Termination Manuel d'utilisateur
(19 pages)
Instruments de mesure Altera DSP Development Kit, Stratix V Edition Manuel d'utilisateur
(58 pages)
Instruments de mesure Altera Early SSN Estimator Manuel d'utilisateur
(16 pages)
Instruments de mesure Altera DisplayPort MegaCore Function Manuel d'utilisateur
(195 pages)
Instruments de mesure Altera EthernetBlaster II Manuel d'utilisateur
(32 pages)
Instruments de mesure Altera FIR Compiler II MegaCore Function Manuel d'utilisateur
(57 pages)
Instruments de mesure Altera First-In-First-Out Partitioner Manuel d'utilisateur
(22 pages)
Instruments de mesure Altera FIR Compiler Manuel d'utilisateur
(76 pages)
Imprimer le document
Imprimer la page 220
Commentaires sur ces manuels