Altera PHY IP Core Guide de l'utilisateur Page 608

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 626
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 607
Chapter Document
Version
Changes Made
Interlaken 2014.12.15 Made the following changes to the parameter tables:
Added another value to the "TX channel bonding mode"
parameter in the "TX PMA Parameters" table.
Added values to the "PCS TX channel bonding master" and
"Actual PCS TX channel bonding master" parameters in the
"TX PMA Parameters" table.
Corrected the values to the "CTLE adaptation mode"
parameter in the "RX PMA Parameters" table.
Added the "Enable Interlaken TX random disparity bit"
parameter to the "Interlaken Disparity Generator and
Checker Parameters" table.
Changed the values to four parameters to "Off" in the
"Gearbox Parameters" table.
Removed the "Enable embedded debug" parameter from the
"Dynamic Reconfiguration Parameters" table.
Gigabit Ethernet
(GbE) and GvE with
IEEE 1588v2
2014.12.15 Made the following changes:
Added a figure description to the "Signals and Ports for
Native PHY IP Configured for GbE or GbE with IEEE
1588v2" figure.
10GBASE-R 2014.12.15 Made the following changes:
Added a figure description to the "Signals and Ports of
Native PHY IP Core for the 10GBASE-R, 10GBASE-R with
IEEE 1588v2, and 10GBASE-R with FEC" figure.
1G/10 Gbps Ethernet
PHY IP Core
2014.12.15 Made the following changes:
Changed the descriptions for 0x494 and 0x495, and added
0x4a4 bit 4 to the "GMII PCS Registers" section.
UG-01143
2015.05.11
Document Revision History for Previous Releases
9-13
Document Revision History for Current Release
Altera Corporation
Send Feedback
Vue de la page 607
1 2 ... 603 604 605 606 607 608 609 610 611 612 613 ... 625 626

Commentaires sur ces manuels

Pas de commentaire