Altera PHY IP Core Guide de l'utilisateur Page 586

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 626
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 585
Table 8-12: Available Options
Value Description
SR Chip-to-chip communication
LR Backplane communication
Note: The maximum data rate supported by transceiver channels depends on the device speed grade,
power mode, and the type of transceiver channel. Refer to Arria 10 Device Datasheet for more
details.
Assign To
TX serial data.
Syntax
set_instance_assignment -name XCVR_A10_TX_LINK <value> -to <tx_serial_data pin name>
Related Information
Arria 10 Device Datasheet
XCVR_A10_TX_COMPENSATION_EN
Pin planner or Assignment Editor Name
Transmitter High-Speed Compensation
Description
Specifies if the power distribution network (PDN) induced inter-symbol interference (ISI) compensation
is enabled or disabled in the TX driver. When enabled, it reduces the PDN induced ISI jitter, but increases
the power consumption. Use this feature for high speed applications. It defaults to ENABLE for non-PCIe
modes.
Table 8-13: Available Options
Value Description
ENABLE Compensation ON
DISABLE Compensation OFF
Table 8-14: Rules
Data Rate Value of XCVR_A10_TX_COMPENSATION_EN
PCIe Gen1, Gen2 DISABLE
PCIe Gen3 ENABLE
8-12
XCVR_A10_TX_COMPENSATION_EN
UG-01143
2015.05.11
Altera Corporation
Analog Parameter Settings
Send Feedback
Vue de la page 585
1 2 ... 581 582 583 584 585 586 587 588 589 590 591 ... 625 626

Commentaires sur ces manuels

Pas de commentaire