Altera PHY IP Core Guide de l'utilisateur Page 464

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 626
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 463
Figure 5-15: Serial Loopback Path
The serial loopback path sets the CDR to recover the data from serializer while data from receiver serial
input pin is ignored by CDR. The transmitter buffer sends data normally.
Transmitter
Buffer
Serial
Data
Transmitter PMA
FPGA
Fabric
Receiver
PCS
Deserializer
Parallel
Data
Parallel
Data
Serial
Data
Serial Clock
Receiver PMA
CDR
Serial
Data
Receiver
Buffer
Parallel Clock
Serial
Loopback
Receiver Serial
Differential Input
Data
Transmitter Serial
Differential Output
Data
FPGA
Fabric
Transmitter
PCS
Serializer
Transmitter
PLL
ParallelParallel
DataData
Serial
Clock
Input
Reference
Clock
Clock
Generation
Block
Parallel
Clock
Figure 5-16: Diagnostic Loopback Path/Pre CDR
FPGA
Fabric
Transmitter
PCS
Serializer
Transmitter
Buffer
Transmitter
PLL
Parallel
Data
Parallel
Data
Serial
Data
Serial
Clock
Input
Reference
Clock
Transmitter PMA
Clock
Generation
Block
Parallel
Clock
FPGA
Fabric
Receiver
PCS
Deserializer
Parallel
Data
Parallel
Data
Serial
Data
Receiver PMA
CDR
Serial
Data
Receiver
Buffer
Transmitter Serial
Differential Output
Data
Receiver Serial
Differential Input
Data
Serial Clock
Parallel Clock
Diagnostic
Loopback
UG-01143
2015.05.11
Loopback
5-17
Arria 10 Transceiver PHY Architecture
Altera Corporation
Send Feedback
Vue de la page 463
1 2 ... 459 460 461 462 463 464 465 466 467 468 469 ... 625 626

Commentaires sur ces manuels

Pas de commentaire