Many
Manuals
search
Catégories
Marques
Accueil
Altera
Logiciel
PHY IP Core
Guide de l'utilisateur
Altera PHY IP Core Guide de l'utilisateur Page 214
Télécharger
Partager
Partage
Ajouter à mon manuel
Imprimer
Page
/
626
Table des matières
MARQUE LIVRES
Noté
.
/ 5. Basé sur
avis des utilisateurs
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
Note:
Do not write to any register that is not specified.
UG-01143
2015.05.11
Register Definitions
2-183
Implementing Protocols in Arria 10 Transceivers
Altera Corporation
Send Feedback
1
2
...
209
210
211
212
213
214
215
216
217
218
219
...
625
626
101 Innovation Drive
1
San Jose, CA 95134
1
Contents
2
Device Transceiver Layout
9
UG-01143
10
2015.05.11
10
Transceiver Bank Architecture
22
The GX Transceiver Channel
26
The GT Transceiver Channel
27
Receiver PMA
28
DeserializerCDR
28
Advanced Transmit (ATX) PLL
29
Fractional PLL (fPLL)
29
Calibration
30
• Calibration on page 7-1
31
• Arria 10 Device Datasheet
31
Transceiver Design Flow
33
Configure the PHY IP Core
35
Generate the PHY IP Core
36
Select the PLL IP Core
36
Configure the PLL IP Core
38
Generate the PLL IP Core
39
Create Reconfiguration Logic
39
Connect Datapath
40
Compile the Design
40
Verify Design Functionality
41
Configuration
42
Protocol Preset
42
Transceiver Configuration
52
PMA Parameters
54
Parameters Value Description
58
Enhanced PCS Parameters
60
Standard PCS Parameters
70
PCS Direct
77
PMA Ports
80
Name Direction Clock Domain
84
Enhanced PCS Ports
85
Name Bit Functionality
94
Standard PCS Ports
99
Name Direction Clock
105
Description
105
Related Information
105
IP Core File Locations
106
Interlaken
107
Altera Corporation
108
Send Feedback
108
Reset Controller
118
Design Example
121
Parameter Value
122
Ethernet
128
Rate Match FIFO for GbE
134
Parameters Value
139
Transceivers
148
Parameter Range
151
Idle Deleted
155
Before Deletion
155
After Deletion
155
10GBASE-KR PHY IP Core
156
Name Range Description
162
Name Value Description
163
10GBASE-KR PHY Interfaces
164
Avalon-MM Register Interface
170
Creating a 10GBASE-KR Design
192
Simulation Support
194
Item Description
195
Native PHY
197
Clock and Reset Interfaces
198
1G/10GbE PHY Interfaces
206
Register Definitions
214
Bit R/W Name Description
215
Addr Bit R/W Name Description
233
Creating a 1G/10GbE Design
239
Design Guidelines
240
Channel Placement Guidelines
240
XAUI PHY IP Core
242
XAUI Supported Features
245
XAUI PHY Release Information
247
Device Family Support
248
Parameterizing the XAUI PHY
249
XAUI PHY Ports
251
XAUI PHY Interfaces
251
Soft PCS
253
Acronyms
258
PCI Express (PIPE)
259
Supported PIPE Features
260
Gen1/Gen2 Features
261
Power States Description
262
Gen3 Features
266
PCIe Gen3 Capability
267
Mode Enabled
267
Gen1 Gen2 Gen3
267
• PIPE Design Example
275
Gen1 PIPE Gen2 PIPE Gen3 PIPE
277
Native PHY IP Ports for PIPE
285
Figure 2-92: x4 Configuration
294
Figure 2-93: x8 Configuration
295
TX PLL Selection for CPRI
300
Auto-Negotiation
300
Supported Features for CPRI
301
Other Protocols
310
TX Bit Slip
320
TX Polarity Inversion
320
RX Bit Slip
320
RX Polarity Inversion
321
Word Aligner Manual Mode
323
RX Bit Reversal
328
RX Byte Reversal
329
Parameter Value Description
330
8B/10B Encoder and Decoder
333
8B/10B TX Disparity Control
334
TX Bit Reversal
336
TX Byte Reversal
336
Arria 10 GT Channel Usage
344
Transceiver PHY IP
345
NativeLink Simulation Flow
354
Define Control Signals Using
356
Custom Simulation Flow
359
How to Generate Scripts
361
Simulator Simulation File Use
362
PLLs and Clock Networks
364
ATX PLL IP Core
369
Parameter Range Description
370
Parameters Range Description
378
Instantiating CMU PLL IP Core
386
CMU PLL IP Core
387
Input Reference Clock Sources
390
Receiver Input Pins
392
Transmitter Clock Network
393
GT Clock Lines
398
Clock Generation Block
399
Transmitter Standard PCS
404
Transmitter PMA
404
Clock Generation Block (CGB)
404
Receiver Standard PCS
406
Channel Bonding
407
PMA and PCS Bonding
408
Skew Calculations
410
Using PLLs and Clock Networks
412
Bonded Configurations
416
Implementing PLL Cascading
420
Mix and Match Example
422
When Is Reset Required?
427
How Do I Reset?
427
Recommended Reset Sequence
428
min 20 ns
429
Status Signals
433
Control Signals
433
Arria 10 PMA Architecture
448
Transmitter Buffer
449
85Ω, 100Ω, OFF
450
Receiver
451
Receiver Buffer
452
High Data Rate Mode
454
Receiver Equalization Modes
459
Channel PLL
461
CDR Lock Mode
462
Loopback
463
Transmitter Datapath
466
Interlaken Frame Generator
468
Interlaken CRC-32 Generator
468
0 0 066676767
469
Pattern Generators
470
S0 S1 S4 S5 S8
471
PRBS Output
471
Scrambler
472
(tx_clkout)
474
KR FEC Blocks
475
Receiver Datapath
476
Descrambler
477
Interlaken Frame Synchronizer
477
PRBS Error
478
PRBS datain
478
Interlaken CRC-32 Checker
479
Enhanced PCS RX FIFO
479
Case Word Input Output
482
RX KR FEC Blocks
483
Byte Serializer
485
8B/10B Encoder
487
RX Polarity Inversion Feature
496
Rate Match FIFO
496
8B/10B Decoder
497
Byte Deserializer
499
PIPE Interface
503
Clock Data Recovery Control
504
Reconfiguration
505
Reconfiguration Features
507
Configuration Files
510
Bit Position Description
511
Instance
512
Arbitration
515
Direct Reconfiguration Flow
517
Maximum Pre-Emphasis Settings
518
Address Bit Values
521
Switching Transmitter PLL
523
Switching Reference Clocks
524
ATX Reference Clock Switching
525
Ports and Parameters
528
On-Die Instrumentation
535
Address Bits Read /
536
Feature Description
536
Start Pattern Checker
543
Embedded Debug Features
544
Control and Status Registers
545
PRBS Soft Accumulators
548
ODI Acceleration Logic
549
Unsupported Features
562
Calibration Registers
564
ATX PLL Calibration Registers
566
Capability Registers
566
Power-up Calibration
567
User Recalibration
569
Calibration Example
570
Fractional PLL Recalibration
571
CDR/CMU PLL Recalibration
571
PMA Recalibration
571
Check Calibration Status
574
Analog Parameter Settings
575
XCVR_A10_RX_LINK
578
XCVR_A10_RX_TERM_SEL
579
XCVR_VCCR_VCCT_VOLTAGE - RX
580
CTLE Settings
580
XCVR_A10_RX_ONE_STAGE_ENABLE
582
VGA Settings
583
XCVR_A10_RX_ADP_DFE_FXTAP
584
XCVR_A10_TX_LINK
585
XCVR_A10_TX_COMPENSATION_EN
586
XCVR_VCCR_VCCT_VOLTAGE - TX
587
XCVR_A10_TX_SLEW_RATE_CTRL
587
Value Description
589
Transmitter VOD Settings
593
XCVR_A10_REFCLK_TERM_TRISTATE
594
LVDS TRISTATE_ON/TRISTATE_OFF
595
Assign To
595
Reference clock pin
595
Subscribe
596
Chapter Document
607
Changes Made
607
Date Version Changes
626
Commentaires sur ces manuels
Pas de commentaire
Publish
Produits connexes et manuels pour Logiciel Altera PHY IP Core
Logiciel Altera UG-01080 Guide de l'utilisateur
(702 pages)
Logiciel Altera PHY IP Core Guide de l'utilisateur
(230 pages)
Logiciel Altera UG-01080 Guide de l'utilisateur
(120 pages)
Logiciel Altera DE2-115 Guide de l'utilisateur
(107 pages)
Logiciel Altera UG-01080 Guide de l'utilisateur
(484 pages)
Imprimer le document
Imprimer la page 214
Commentaires sur ces manuels