Altera RapidIO II MegaCore Function Manuel d'utilisateur Page 133

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 218
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 132
Chapter 5: Signals 5–9
Logical and Transport Layer Signals
August 2014 Altera Corporation RapidIO II MegaCore Function
User Guide
Register-Related Signals
Table 59 lists the Physical layer register-related signals. These signals are output
signals that reflect useful register field values.
Logical and Transport Layer Signals
This section shows you the signals used by the Transport layer and the Logical layer
modules of the RapidIO IP core. For a list of descriptions of the signals used and
generated by the Physical layer, see “Physical Layer Signals” on page 5–2.
Avalon-MM Interface Signals
This section tells you where you can find information about the signals for the
Avalon-MM interfaces. Signals on Avalon-MM interfaces are in the Avalon system
clock domain.
f Refer to the Avalon Interface Specifications for details.
Table 510 lists the location of the signal lists and descriptions for the Logical layer
Avalon-MM interfaces.
Table 5–9. Register-Related Signals
Signal Direction Description
master_enable
Output
This output reflects the value of the
Master Enable
bit of the
Port
General
Control
CSR (Table 6–9 on page 6–8), which indicates whether
this device is allowed to issue request packets. If the
Master Enable
bit is
not set, the device may only respond to requests. User logic connected to
the Avalon-ST pass-through interface should honor this value and not cause
the Physical layer to issue request packets when it is not allowed.
time_to_live[15:0]
Output
This output reflects the value of the
TIME_TO_LIVE
field of the
Packet
Time-to-Live
CSR (Table 6–73 on page 6–48), which is the maximum
time duration that a packet is allowed to remain in a switch device
base_device_id[7:0]
Output
This output reflects the value of the
Base_deviceID
field in the
Base
Device ID
CSR (Table 6–36 on page 6–33).
large_base_device_id
[15:0]
Output
This output reflects the value of the
Large_base_deviceID
field in the
Base Device ID
CSR (Table 6–36 on page 6–33).
Table 5–10. Avalon-MM Interface Signals
Interface Location of Signal Table
Register Access Refer to Table 4–4 on page 4–8.
Input/Output master Refer to Table 4–5 on page 4–10.
Input/Output slave Refer to Table 4–9 on page 4–20.
Maintenance slave Refer to Table 4–13 on page 4–33.
Maintenance master Refer to Table 4–14 on page 4–34.
Doorbell Refer to Table 4–22 on page 4–46.
Vue de la page 132
1 2 ... 128 129 130 131 132 133 134 135 136 137 138 ... 217 218

Commentaires sur ces manuels

Pas de commentaire