Altera PCI Compiler Manuel d'utilisateur Page 110

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 360
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 109
3–36 User Guide Version 11.1 Altera Corporation
PCI Compiler October 2011
Configuration Registers
Latency Timer Register
The latency timer register is an 8-bit register with bits 2, 1, and 0 tied to
ground. The register defines the maximum amount of time, in PCI bus
clock cycles, that the PCI function can retain ownership of the PCI bus.
After initiating a transaction, the function decrements its latency timer by
one on the rising edge of each clock cycle. The default value of the latency
timer register is 0x00. Refer to Table 3–21.
1 This register is implemented in the pci_mt64 and pci_mt32
functions only.
Header Type Register
Header type is an 8-bit read-only register that identifies the PCI function
as a single-function device. The default value of the header type register
is 0x00. Refer to Table 3–22.
Table 3–21. Latency Timer Register Format
Data Bit Mnemonic Read/Write Definition
2..0
lat_tmr
Read Latency timer register
7..3
lat_tmr
Read/write Latency timer register
Table 3–22. Header Type Register Format
Data Bit Mnemonic Read/Write Definition
7..0
header
Read PCI header type
Vue de la page 109
1 2 ... 105 106 107 108 109 110 111 112 113 114 115 ... 359 360

Commentaires sur ces manuels

Pas de commentaire